To provide a standard method of modeling ASICs in VHDL. This method is aimed at providing efficient, accurate, and tool independent simulation suitable for large chip-level designs typical of those which are based on ASICs.
Purpose
Current industry methods for designing complex chip-level designs rely on proprietary solutions which are based on specific commercial tools. This standard provides an effective means of performing those designs in a standard, non-proprietary manner that is independent of specific tools. This promotes cost effective design flows and promotes healthy levels of competition in the electronic design industry. This standard builds on the work of IEEE 1076 VHDL which is a standard hardware description language designed to allow such tool independent electronic design.
Abstract
Revision Standard - Inactive-Withdrawn.IEC 61691-5: 2004 Dual-logo document replaces IEEE Std 1076.4-2000 (Revision of IEEE Std 1076.4-1995). Abstract: The VITAL (VHDL Initiative Towards ASIC Libraries) ASIC Modeling Specification is defined in this standard. This modeling specification defines a methodology which promotes the development of highly accurate, efficient simulation models for ASIC (Application-Specific Integrated Circuit) components in VHDL.
Product Details
Published: 09/28/2001 ISBN(s): 0738126910, 9780738126920 Number of Pages: 429File Size: 1 file , 1.8 MB Product Code(s): STDRE94959